# L<sub>2</sub>min<sup>2/2s</sup>: Efficient Linear Reconstruction Filter for Incremental Delta-Sigma ADCs

Bo Wang <sup>(D)</sup>, Senior Member, IEEE, Man-Kay Law <sup>(D)</sup>, Senior Member, IEEE, and Jens Schneider <sup>(D)</sup>, Member, IEEE

Abstract—While it becomes more challenging to improve the energy efficiency of incremental delta-sigma data converters (IDCs) from the analog circuit design perspective, we propose two novel linear reconstruction filters for IDCs to enhance their performance in a digital way, including the L<sub>2</sub>min<sup>2</sup> filter and its symmetric version, the L<sub>2</sub>min<sup>2s</sup> filter. Compared to the classical linear reconstruction filters, such as the cascade-ofintegrators (CoI) and cascaded integrator-comb (CIC) filter (an implementation of sinc filter), the proposed filters can achieve efficient quantization and thermal noise suppression, with the lowest thermal noise penalty factor of 1.2 among the high-order linear reconstruction filters. In this paper, we present analytical, numerical, and experimental results to demonstrate the superior performance of the filters for first-order and second-order IDC output reconstruction. The proposed filters are hardwarefriendly and example digital implementations in a standard complementary metal-oxide-semiconductor (CMOS) and fieldprogrammable gate array (FPGA) platforms are included in this paper.

Index Terms—Analog-to-digital data converter, incremental delta-sigma ADC, reconstruction filter, digital linear filter, thermal noise penalty,  $L_2min^2$ ,  $L_2min^{2s}$ , frequency notch.

#### I. INTRODUCTION

**M**POWERING various industries, such as telecommunication, healthcare, automotive, etc., analog-to-digital converters (ADCs) have played a crucial role in bridging the gap between the physical world and the digital realm [1], enabling the processing, storage, and manipulation of real-world data digitally. Recent advances, such as sensor fusion, have raised high demands for data and, consequently, high-performance ADCs. In pursuit of this goal, various new quantization schemes have been reported. The recent pioneers in this field include unlimited sampling [2], [3] and one-bit quantization [3], [4], [5], [6], [7], [8], [9], which utilize advanced signal processing theories and powerful signal processing tools for signal

Manuscript received 22 December 2022; revised 28 May 2023 and 7 August 2023; accepted 7 August 2023. Date of current version 19 September 2023. This work was supported by the Qatar National Research Fund under Grant NPRP13S-0122-200135. The associate editor coordinating the review of this manuscript and approving it for publication was Prof. Mojtaba Soltanalian. (*Corresponding author: Bo Wang.*)

Bo Wang and Jens Schneider are with the College of Science and Engineering, Hamad Bin Khalifa University, Doha 34110, Qatar (e-mail: bwang@hbku.edu.qa).

Man-Kay Law is with the State Key Laboratory of Analog and Mixed-Signal VLSI, Institute of Microelectronics and FST-ECE, University of Macau, Macau 999078, China.

Digital Object Identifier 10.1109/TSP.2023.3305774



Fig. 1. A typical IDC and its system operation [12], [13].  $v_{in}(t)$ : input signal;  $f_s$ : modulator sampling rate; *i*: A/D sample index; *n*: discrete timestep;  $D_o[i]$ : *i*<sup>th</sup> decimated A/D digital output.

recovery. However, substantial computational resources are required (e.g., 0.3 ms computation time in a typical CPU [9]). Among the classical quantization schemes, delta-sigma ( $\Delta\Sigma$ ) ADC also relies on signal processing to reconstruct the input using the quantized one-bit or multi-bit output [1], [10]. However, its signal reconstruction process is more hardware-friendly to be integrated into standalone ADC chips. Meanwhile, compared to the emerging one-bit quantization scheme using time-varying thresholds drawn from a predefined distribution [3], [4], [5], [6], [7], [8], [9], the loop filter in a  $\Delta\Sigma$  ADC can effectively generate uniform distancing time-varying thresholds, which recursively makes the threshold closer to the input signal, thus accurate signal recovery becomes possible using simple digital processing.

One  $\Delta\Sigma$  ADC variant is called incremental  $\Delta\Sigma$  ADC (IDC), which is popular for applications requiring sample-to-sample conversion, i.e., Nyquist-rate conversion [11]. As shown in Fig. 1, a typical IDC consists of a  $\Delta\Sigma$  modulator, a reconstruction filter, and a decimation operation [12], [13]. Its working principle is similar to the conventional free-running  $\Delta\Sigma$  ADC. The main difference is the extra modulator and reconstruction filter reset operation after every OSR cycle (i.e., oversampling ratio) to eliminate any memory effect. This unique feature allows IDC to perform sample-to-sample conversion, akin to a Nyquist-rate converter, while also benefiting from the oversampling and quantization noise-shaping capabilities of a freerunning  $\Delta\Sigma$  ADC [1].

To improve the IDC performance, such as achieving higher resolution with lower energy consumption, prior research has

This work is licensed under a Creative Commons Attribution 4.0 License. For more information, see https://creativecommons.org/licenses/by/4.0/

primarily focused on optimizing the  $\Delta\Sigma$  modulator. This includes utilizing new analog integrator topologies to reduce system power [14], employing multi-step conversion for greater quantization noise suppression [15], [16], [17], utilizing timedomain quantizers to leverage the process scaling benefits [18], etc. However, the reconstruction filter has not received the same level of attention. This is why statements such as "a one-bit first-order modulator requires  $2^k$  samples to achieve k-bit resolution" occasionally appear in the literature, which is false if a digital filter other than a simple counter is used to process the modulator output [11]. For instance, for a one-bit first-order modulator in Fig. 2, achieving 10-bit resolution would require 1024 samples if a counter is used for input reconstruction. However, by adopting an optimal reconstruction filter [19], only 98 samples are needed to achieve the same mean squared error (MSE) equivalent to 10-bit resolution [12]. Therefore, designing effective reconstruction filters is an alternative way to improve IDC performance deserves more research focus.

## A. Prior Art of IDC Reconstruction Filter

There are two categories of IDC reconstruction filters: linear ones and nonlinear algorithmic ones. When evaluating these filters, three metrics are primarily considered: quantization noise suppression, random noise suppression, and hardware complexity. Below is a brief overview of the existing reconstruction filters with their performance discussed based on these evaluation metrics.

The first class comprises linear ones, such as the widely used cascade-of-integrators (CoI) filter and sinc filter operating in transient mode [20], i.e., with periodic reset. Although these filters have appealing implementation simplicity, they cannot fully utilize the information encoded in the  $\Delta\Sigma$  modulator output. As a result, compared to an ideal filter, they suffer from signal-toquantization-noise ratio (SQNR) losses ranging from a few to a few tens of decibels after reconstruction [12]. A recently modified CoI filter [21] performs slightly better by incorporating a lossy digital integrator stage. However, its on-chip implementation is costly due to the requirement of fixed-point multiplication operations. Increasing the order of CoI or sinc filter can enhance quantization noise suppression but leads to a degradation in their ability to suppress random noise, such as thermal noise [11]. Therefore, it becomes challenging for CoI and sinc filter to achieve effective quantization and thermal noise suppression simultaneously. Steensgard et al. [22] derive an SNR-optimized IDC reconstruction filter, which ended up with irregular filter weights, making it challenging to implement on-chip.

The second class comprises nonlinear algorithmic ones, such as the optimal filter [19], surrogate constraint algorithm [23], dynamic rational cycle decoding [24], direction projection algorithm [25], recursive filter [26], block-based decoder [27], etc. Although good quantization noise suppression can be achieved, they are all algorithmic without straightforward hardware implementations. Additionally, their high memory and computational overhead render them unpopular in actual IDC design, which prefers employing simple digital logic to build the output filter on-chip [28]. Furthermore, these algorithmic filters' random noise suppression capabilities are still questionable. For instance, Kavusi et al.'s optimal filter [19] cannot process modulator output with random noise present. Server-side signal reconstruction approaches, such as phase retrieval [5], covariance recovery [6], etc., can also be potentially applied to IDCs. This paper mainly focuses on linear reconstruction filters that can be implemented on standalone ADC chips, and a full review of the literature on server-side signal reconstruction is out of the scope of this work. Instead, we would like to refer the readers to, e.g., [2], [6] and the references therein for their operation principles.

#### B. Technical Contributions and Results Overview

This paper proposes two novel linear digital filters for IDC output reconstruction. Compared to the prior arts, the proposed filters can achieve efficient quantization and thermal noise suppression simultaneously and are hardware-friendly to be implemented in ADC chips. Specifically,

- 1. **theory-wise**, we optimized an  $L_2$ -norm function to minimize the output reconstruction error of a first-order IDC, resulting in a new filter kernel  $L_2$ min<sup>2</sup>. Besides its high quantization noise suppression capability, its thermal noise penalty factor is only 1.2 (see Section III-C), the lowest among all existing high-order ( $\geq 2$ ) linear filters. In this paper, we further utilize this filter kernel to build a symmetric filter  $L_2 min^{2s}$  that can achieve periodic noise suppression (e.g., power line noise). The analysis and numerical results show that our proposed filters can perform better than the popular CoI and sinc filters, especially for thermal-noise-limited first-order and second-order IDC output reconstruction. For instance, to achieve the same thermal noise level, using the proposed filter can reduce the IDC energy consumption by 11%, 28%, and 33% compared to that of using a  $CoI^2/sinc^2$ ,  $sinc^3$ , and  $CoI^3$ filter, respectively. All numerical simulation and implementation scripts of our proposed filters are open-source<sup>1</sup>;
- hardware-wise, we present a full-custom digital design to implement the proposed filter kernels, with bittruncation applied to minimize their digital overhead. We also present synthesis implementations for FPGA and ASIC targets. The performance of the proposed reconstruction filter is also experimentally verified using the output of a second-order IDC silicon chip prototype [29].

## C. Organization and Notations

Section II revisits the generic first-order IDC operation. We then present the derivation, analysis, and verification of the proposed  $L_2min^2$  filter and its symmetric version, the  $L_2min^{2s}$  filter, in Section III and IV, respectively. This is followed by an example design using the proposed filters in Section V. Their digital implementations are detailed in Section VI, with a performance summary in Section VII and a conclusion in Section VIII.

<sup>&</sup>lt;sup>1</sup>download from github.com/bowanghbku/L2min2-Filter

Notation: Throughout this paper, we use n to denote the discrete sample timestep at a sampling frequency of  $f_s$ ; N is the total number of samples used in one conversion (i.e., OSR). d[n] is the quantized modulator digital output at timestep n, with a quantization error  $\varepsilon[n]$ .  $\sigma_{\varepsilon}$  denotes the standard deviation of  $\{\varepsilon[n], n = 1, \ldots, N\}$ , and  $\sigma_q$  is the ADC quantization noise.  $s_n$  represents  $\sum_{i=0}^{n-1} d[i]$ .  $w_n$  is the filter weight of d[n] when used to produce a reconstructed input  $\hat{v}_{in}$ , with the true input  $v_{in}$ . The peak-to-peak resolution of the ADC is denoted as k or k-bit, with  $U_{max}$  representing the ADC's maximum stable input range. l is the number of quantization levels of the modulator. L represents the order of a  $sinc^L$  filter with D denoting its decimation ratio. (2M - 1) denotes the kernel length of an  $L_2 min^{2s}$  filter. In numerical computations,  $[\cdot]$  is the ceiling function.

## II. THE BASIC OPERATION OF IDC

In this section, we lay the basis for deriving our proposed filter by reviewing the time-domain operation of a first-order incremental  $\Delta\Sigma$  modulator. Note that time-domain instead of frequency-domain analysis is usually preferred for IDCs [11]. Fig. 2 shows a generic bipolar modulator using a one-bit quantizer. Assuming the input  $v_{in} \in [-1, 1]$  is constant within one conversion [13], with the comparison threshold of its quantizer being 0 and the output  $d[n] \in \{-1, 1\}$ . The integrator is reset at the beginning of each conversion (i.e.,  $u_1[0] = 0$ ). Particularly, d[0] = 0 is used to avoid the feedback operation during the first integration cycle [30]. For a discrete-time integrator (the conclusion of this paper also holds for continuous-time ones), its output  $u_1[n]$  at the  $n^{\text{th}}$  clock cycle is

$$u_1[n] = u_1[n-1] + v_{\rm in} - d[n-1], \quad n \ge 1 \tag{1}$$

After simplifying this recursive relationship,

$$u_1[n] = n \cdot v_{\rm in} - \sum_{i=0}^{n-1} d[i] \stackrel{\text{def}}{=} n \cdot v_{\rm in} - s_n, \quad n \ge 1$$
(2)

where  $s_n$  is the running sum of d[0] to d[n-1]. Eqn. (2) holds for  $n \in [1, N]$ , with  $s_n \in [-n+1, n-1]$  and  $s_n \in \mathbb{Z}$ . Because the quantizer compares  $u_1[n]$  with 0, the digital output of the modulator is

$$d[n] = \begin{cases} +1 & n \cdot v_{\text{in}} \geqslant s_n, \\ -1 & n \cdot v_{\text{in}} < s_n, \end{cases} \quad n \ge 1$$
(3)

The encoded output d[n] for any  $v_{in}$  can be derived following (2) and (3). For example, with  $v_{in} = 0.437$ , Fig. 3(a) shows the relative values of  $n \cdot v_{in}$  and  $s_n$  at different cycles. As depicted in Fig. 3(b), the sequence  $s_{n+1}$  (not  $s_n$  due to a delay) forms an envelope to closely track the input ramp  $n \cdot v_{in}$  [12]. The tracking error  $\varepsilon[n] = s_{n+1} - n \cdot v_{in}$  in each cycle is plotted in Fig. 3(c), with  $\lim_{N\to\infty} \sum_{n=1}^{N} \varepsilon[n]/N = 0$ .

A digital reconstruction filter then estimates the input by computing the inner (dot) product between the modulator output d[n] and the filter's fixed-width weighting function  $w_n$ , that is  $\sum_{n=1}^{N} (d[n] \cdot w_n) / \sum_{n=1}^{N} w_n$ . As the  $\Delta \Sigma$  modulator is nonlinear, its quantization error varies with the input. A filter that can minimize both the peak quantization error and the overall MSE (i.e., average accuracy [31]) across the whole input



Fig. 2. Generic model of a first-order incremental  $\Delta\Sigma$  modulator with a delaying integrator and a one-bit quantizer.



Fig. 3. (a) Lattice diagram depicting the IDC operation (with an example  $v_{\rm in} = +0.437$  and N = 50); (b) relative location of the ramp  $n \cdot v_{\rm in}$  and  $s_{n+1}$ ; and (c) cycle-by-cycle tracking error (quantization error)  $\varepsilon[n]$ .

range is often preferred. Currently, the most popular filters for IDC output reconstruction are CoI and *sinc* filters.

## III. PROPOSED L<sub>2</sub>MIN<sup>2</sup> RECONSTRUCTION FILTER

#### A. Filter Kernel Derivation

As described above, mathematically, the discrete outputs  $(n, s_{n+1})$  track the input ramp  $(n, nv_{in})$  during modulation. If  $(n, s_{n+1})$  are known (i.e., reproduced using the modulator output), we can estimate the input  $v_{in}$  by minimizing the MSE between the tracking envelope and the input ramp. We thus use linear least squares regression to minimize the cost function

$$\xi = \frac{1}{2} \sum_{n=1}^{N} \left( s_{n+1} - n \cdot v_{\text{in}} \right)^2 \tag{4}$$

with respect to  $v_{in}$ .  $\xi$  is a convex quadratic function, and its minimum can be obtained by

$$\frac{\partial \xi}{\partial v_{\rm in}} = \sum_{n=1}^{N} (s_{n+1} - n \cdot v_{\rm in}) \cdot n$$
$$= \sum_{n=1}^{N} (n \cdot s_{n+1}) - \sum_{n=1}^{N} (n^2 \cdot v_{\rm in}) \stackrel{!}{=} 0 \tag{5}$$

From this, we obtain the following input estimation  $\hat{v}_{in}$  after substituting  $s_{n+1}$  and d[0] = 0 to (5).

$$\widehat{v}_{in} = \sum_{n=1}^{N} n s_{n+1} \Big/ \sum_{n=1}^{N} n^2 = \sum_{n=1}^{N} \left( n \sum_{i=1}^{n} d[i] \right) \Big/ \sum_{n=1}^{N} n^2$$
(6)

To derive the co-factor/weight  $w_n$  for each modulator output bit d[n], we regroup the numerator of (6), by observing that

$$\sum_{n=1}^{N} \left( n \sum_{i=1}^{n} d[i] \right) = 1d[1] + 2d[2] + 3d[1] + 2d[2] + 3d[3] + ... + 3d[1] + 3d[2] + 3d[3] + ... + Nd[N]$$

$$= d[1] \sum_{i=1}^{N} i + d[2] \sum_{i=2}^{N} i + d[3] \sum_{i=3}^{N} + ... = \sum_{n=1}^{N} \left( d[n] \sum_{i=n}^{N} i \right)$$
(7)

From (6) and (7),

$$\widehat{v}_{\rm in} = \sum_{n=1}^{N} \left( d[n] \sum_{\substack{i=n\\w_n}}^{N} i \right) \Big/ \sum_{n=1}^{N} n^2 \tag{8}$$

Therefore, the weight  $w_n$  of the  $n^{th}$  digital bit d[n] used for input reconstruction is

$$w_n = \sum_{i=n}^{N} i = \sum_{i=1}^{N} i - \sum_{i=1}^{n-1} i = \frac{N(N+1)}{2} - \frac{(n-1)n}{2} \quad (9)$$

The complete reconstruction filter, given by the normalized weighting function  $w_n / \sum w_n$ , has a concavely smoothdecaying shape. We call this filter  $L_2 \min^2$  because it is derived by minimizing an  $L_2$ -norm, and its weights have a second-order dependency on the bit index n. Fig. 4 shows the normalized weighting function, together with the CoI filters consisting of one and two integrators (i.e., CoI<sup>1</sup>, CoI<sup>2</sup>) for comparison.

Higher-order IDCs can be analyzed in the same fashion to obtain their L<sub>2</sub>-optimal filters. For a given modulator, we derive the time-domain expression of its quantizer input, which can be used to formulate the cost function similar to (4) to obtain the corresponding filter weights. The filter weight of high-order IDC will have a high-order dependency on the bit index. For example, the L<sub>2</sub>-optimal filter of a generic second-order modulator is  $w_n = \sum_{i=2}^{N-n+1} [i(i+n-1)(i+n-2)]$ , which is costly to be implemented in digital circuits. Therefore, in this paper, we just focus on analyzing the performance of the L<sub>2</sub>min<sup>2</sup> filter expressed in (9). Meanwhile, only the generic modulator topologies are presented for conciseness, but the proposed filters are applicable to other modulator topologies/variants such as the cascade of integrators with feed-forward (CIFF) architecture, modulator with finite impulse response (FIR) feedback, modulator with signal scaling, etc.



Fig. 4. Normalized weighting function (impulse response) of the proposed  $L_2 \min^2$  filter and the popular CoI filters, with N = 50 as an example.

## B. Quantization Noise Suppression Capability of $L_2 min^2$

To start, we apply the derived  $L_2 min^2$  filter to process the output of a first-order one-bit incremental modulator shown in Fig. 2. For analysis purposes only, assuming infinite operation like a typical  $\Delta\Sigma$  modulator [11], its output satisfies

$$d(z) = z^{-1}v_{\rm in} + (1 - z^{-1})\varepsilon(z)$$
(10)

where  $\varepsilon(z)$  is the z-domain quantization error of the onebit quantizer within the  $\Delta\Sigma$ -loop. Assuming a constant  $v_{in}$ within one conversion (varying inputs discussed later), the timedomain form of (10) is

$$d[n] = v_{\rm in} + (\varepsilon [n] - \varepsilon [n-1]) \tag{11}$$

By applying the derived  $L_2 min^2$  filter weights, the reconstructed digital output is

$$D_{\rm o} = \frac{1}{\sum_{n=1}^{N} w_n} \sum_{n=1}^{N} \left( d[n] \cdot w_n \right) \tag{12}$$

$$= v_{\rm in} + \frac{6}{N(N+1)(2N+1)} \sum_{n=1}^{N} n\varepsilon [n] \qquad (13)$$

which contains the input and a linear sum of the quantization errors  $\varepsilon[n]$ . If  $\varepsilon = {\varepsilon[n], n = 1, ..., N}$  is independent, zero mean, and uniformly distributed between  $\pm 1$  during one conversion [11], its variance is  $\sigma_{\varepsilon}^2 = 4/12$ . Therefore, the standard deviation of the quantization error in  $D_0$  is

$$\sigma_q = \sqrt{\frac{6}{N(N+1)(2N+1)}} \cdot \sigma_{\varepsilon} \approx \sqrt{\frac{3}{N^3}} \cdot \sigma_{\varepsilon}$$
(14)

Considering only quantization noise, to achieve k-bit<sub>p-p</sub> (peakto-peak) resolution within the stable input range  $\pm U_{\text{max}}$ , the required conversion cycle N using the L<sub>2</sub>min<sup>2</sup> filter can be derived with the 3-sigma rule<sup>2</sup> such that

$$3\sigma_q = \frac{\text{LSB}}{2} = \frac{1}{2} \cdot \frac{2U_{\text{max}}}{2^k} \tag{15}$$

<sup>2</sup>some apply a 3.3-sigma rule for peak-to-peak resolution calculation; 1-sigma rule is used to calculate the SQNR.



Fig. 5. Quantization error q of different constant  $v_{\rm in}$  after being reconstructed by L<sub>2</sub>min<sup>2</sup> (one-bit first-order modulator, N = 1024, q normalized to 10-bit *lsb* with  $U_{\rm max} = 2/3$ , integrator gain set to 0.75).

From (14) and (15),

$$N = \left(3 \cdot 2^k / U_{\max}\right)^{2/3} \tag{16}$$

Therefore, for IDCs with a target resolution k > 4, using  $L_2 \min^2$  requires much fewer clock cycles compared to using a digital counter for output reconstruction, i.e.,  $2^k/U_{\text{max}}$  cycles, indicating its strong quantization noise suppression capability.

Due to the inherent non-uniform code length of a first-order modulator [30], it has several *dead zone* regions with large quantization error peaks limiting the absolute conversion precision. These error spikes cannot be mitigated using a multilevel quantizer or an ideal reconstruction filter [19]. Injecting a random dither signal (e.g., uniform dither, Gaussian dither) before the quantizer can address this issue [11], [32]. Dithering can also make  $\varepsilon$  close to a uniform distribution for DC or slowly time-varying inputs, thus keeping the above-made assumption about  $\varepsilon$  valid. If a uniform dither signal  $\mathcal{U}[-1/3, 1/3]$  is added to the quantizer,  $\sigma_{\varepsilon}^2$  increases to (4 + 2/3)/12 and the allowed input range  $U_{\text{max}}$  reduces to about 2/3 to avoid quantizer overloading. To achieve k-bit<sub>p-p</sub> resolution, (16) is modified to

$$N_{\text{uniform\_dither}} = 2.2 \cdot \left(2^k / U_{\text{max}}\right)^{2/3} \tag{17}$$

As shown in Fig. 5, the quantization error peaks are successfully mitigated by dithering. The analytical derivation (17) agrees well with the numerical simulation, e.g., 12.6-bit peak-to-peak resolution  $log_2 [U_{\text{max}}/(3 \cdot \sigma_q)]$  is achieved with N = 1024 and  $U_{\text{max}} = 2/3$ . The achievable k and crest-factor corrected SQNR at different OSR are shown in Fig. 6, together with that of using CoI<sup>1</sup> and CoI<sup>2</sup> as a performance benchmark<sup>3</sup>.

Without loss of generality,  $L_2 min^2$  is applicable for varying inputs. With an OSR of 1024 as an example, Fig. 7 presents the simulated output power spectral density (PSD) of a -3.5 dBFS (i.e.,  $v_{in} = 2/3$ ) sinusoidal input after reconstruction by  $L_2 min^2$ , and the SQNR as a function of the sine-wave amplitude for a generic first-order incremental  $\Delta\Sigma$  modulator with uniform dithering. The achieved ~83 dB peak SQNR agrees with our analytical estimation of  $20 \cdot log_{10} (v_{in}/\sqrt{2}/\sigma_q)$ , with  $\sigma_q$  expressed in (14).

<sup>3</sup>consider CoI filter with the same and higher-by-one order of the modulator.



Fig. 6. Considering only quantization noise: peak-to-peak resolution (left) and crest-factor corrected SQNR (right) of the one-bit first-order IDC at different OSR (uniform dithering added excepted when using CoI<sup>1</sup>).



Fig. 7. Simulated power spectral density of a  $-3.5 \,\mathrm{dBFS}$  sinusoidal input (top) and SQNR versus the sine-wave input amplitude (bottom), after reconstruction using L<sub>2</sub>min<sup>2</sup>. Note: First-order incremental  $\Delta\Sigma$  modulator with a uniform dithering  $\mathcal{U}[-1/3, 1/3]$ ,  $f_{\rm in} = 594.97 \,\mathrm{Hz}$ ,  $f_s = 2.048 \,\mathrm{MHz}$ , N = 1024, Nyquist rate  $f_{\rm nyq} = f_s/2/N = 2 \,\mathrm{kHz}$ .

## C. Thermal Noise Suppression Capability of $L_2 min^2$

In a practical  $\Delta\Sigma$  modulator, an unbiased noise component would effectively add to the input, such as the thermal noise with a variance of  $\sigma_g^2$ . A moving averaging filter can effectively suppress the noise to  $\sigma_g^2/N$  after averaging N samples. Any other filter with non-uniform filter weights cannot achieve this level of noise suppression [12]. Usually, the term thermal noise penalty factor  $\beta_t$  is used to represent the increased noise compared to that of using a simple moving average filter, whose  $\beta_t$ is one [22]. For a linear filter with weighting function  $\{w_n\}_{n=1}^N$ , its  $\beta_t$  is expressed as

$$\beta_t = \frac{\sum_{n=1}^N w_n^2}{\left(\sum_{n=1}^N w_n\right)^2} / \frac{1}{N} = N \frac{\sum_{n=1}^N w_n^2}{\left(\sum_{n=1}^N w_n\right)^2}$$
(18)

The corresponding  $\beta_t$  for the classical linear filters are well-known. For L<sub>2</sub>min<sup>2</sup>, it can be calculated via

$$\beta_t = N \left[ \frac{6}{N(N+1)(2N+1)} \right]^2 \sum_{n=1}^N \left[ \frac{N^2 + N - n^2 + n}{2} \right]^2$$
$$= \frac{6}{5} \left( 1 - \frac{N}{2N^2 + 3N + 1} \right) < 1.2$$
(19)

Therefore, the equivalent input-referred noise (IRN) of an IDC after being filtered by  $L_2min^2$  is

$$\sigma_{\rm IRN}^2 < 1.2 \cdot \sigma_g^2 / N \tag{20}$$

which is lower than that of using a  $\text{Col}^2$  (i.e.,  $\beta_t = 1.33$ ). In other words, without any circuit or system modifications, to achieve the same output thermal noise level, using L<sub>2</sub>min<sup>2</sup> can directly reduce 11% of IDC energy consumption compared to that of using a Col<sup>2</sup>. This is the second advantage of L<sub>2</sub>min<sup>2</sup> besides its good quantization noise suppression capability, especially when applied to thermal-noise-limited converters.

To summarize, for first-order IDC output reconstruction,  $L_2 min^2$  outperforms both in quantization and/or thermal noise suppression compared to the popular CoI<sup>1</sup> and CoI<sup>2</sup> filters. For second-order IDC (listed in Appendix B, Table II),  $L_2 min^2$  achieves a comparable quantization noise suppression as that of CoI<sup>2</sup> and CoI<sup>3</sup> but excels for its lower  $\beta_t$ .

## IV. PROPOSED L<sub>2</sub>MIN<sup>2s</sup> RECONSTRUCTION FILTER

Despite the advantages of  $L_2 min^2$ , it has the shortcoming of being unable to reject periodic noise (e.g., line frequency disturbance) due to its asymmetric weighting function. The existing popular IDC reconstruction filter with periodic noise rejection capability is the moving average filter, which is also called *sinc<sup>L</sup>* filter with *L* representing the order [33]. In the following, we present a new filter  $L_2 min^{2s}$  with efficient quantization noise, thermal noise, and periodic noise suppression.

## A. Symmetric Filter Kernel of $L_2 min^{2s}$

Based on the  $L_2 min^2$  kernel discussed in Section III, we now develop a filter  $L_2 min^{2s}$  with a symmetric impulse response. To construct such a new kernel with 2M - 1 points (i.e., an odd number and now the IDC's OSR is 2M - 1),  $w_n$  in (9) is firstly left-shifted by 1-point, mirrored around the y-axis, and then right-shifted by M-points, with the analytical form of the symmetric filter expressed as

$$w_{n} = \begin{cases} \frac{M^{2} + M}{2} - \frac{(M - n + 1)^{2} - (M - n + 1)}{2} \\ \frac{M^{2} + M}{2} - \frac{(n - M + 1)^{2} - (n - M + 1)}{2} \\ \frac{M^{2} + M}{2} - \frac{(n - M + 1)^{2} - (n - M + 1)}{2} \\ n = M + 1, \cdots, 2M - 1 \end{cases}$$
(21)

where  $w_n = 0$  for  $n \ge 2M$ . The normalized weighing function of  $L_2 \min^{2s}$  is shown in Fig. 8, together with the first-order (same as CoI<sup>1</sup>), second-order, and third-order *sinc* filters for direct comparison. The thermal noise penalty  $\beta_t$  of  $L_2 \min^{2s}$  is still 1.2, which is smaller than that of the *sinc*<sup>2</sup> (i.e., 1.33) and *sinc*<sup>3</sup> (i.e., 1.67). This is the first advantage of  $L_2 \min^{2s}$ .



Fig. 8. Normalized weighting function of the first, second, third-order *sinc* filter and the  $L_2 min^{2s}$  filter (a length of 49-point as an example,  $A_2$  is a 25-element row vector  $[1, 1, \dots, 1]$ ,  $A_3$  is a 17-element row vector  $[1, 1, \dots, 1]$ , \* denotes convolution).

## B. Frequency Response of $L_2 min^{2s}$

One of the most important features of a symmetric filter is the number and locations of its frequency notches. For the wellknown  $sinc^{L}$  filter, its z-domain transfer function is

$$H(z) = \frac{1}{D^L} \cdot \left(\frac{1 - z^{-D}}{1 - z^{-1}}\right)^L$$
(22)

where D is the filter decimation ratio. It provides frequency notches at the integer multiples of  $f_s/D$ , i.e.,  $jf_s/D$  with  $j \in \{1, 2, ..., D-1\}$  and  $f_s$  is the bitstream data rate. The required bitstream length is  $D \cdot L - (L-1)$  to produce a valid reconstructed output [34]. Therefore, for a given  $f_s$  and Dto place the first notch  $f_s/D$  at the desired frequency, e.g., 50 Hz or 60 Hz, the IDC conversion speed becomes slower when a higher-order *sinc* filter is adopted. This tradeoff between frequency notch location, stopband attenuation, and conversion speed is a major drawback of *sinc* filters.

For the proposed  $L_2 min^{2s}$  filter described by (21), its *z*-domain transfer function is

$$H(z) = \frac{1}{\sum_{n=1}^{2M-1} w_n} \sum_{i=1}^{2M-1} w_i \cdot z^{i-(2M-1)}$$
(23)

As detailed in Appendix A, it creates (2M - 2) frequency notches between 0 and  $f_s$ , with its first notch frequency at about  $3/(4M) \cdot f_s$ . Fig. 9 shows its frequency response, together with that of the  $sinc^{1,2,3}$  filters for comparison. L<sub>2</sub>min<sup>2s</sup> has a moderate roll-off at 40 dB/decade, and its number of frequency notches is 2 and 3 times that of the  $sinc^2$  and  $sinc^3$  filter with the same kernel length, respectively. This is the second advantage of L<sub>2</sub>min<sup>2s</sup>.

## C. Quantization Noise Suppression Capability of L<sub>2</sub>min<sup>2s</sup>

 $L_2 \min^{2s}$  can be applied to reconstruct first-order IDC outputs, and its quantization noise suppression capability outperforms that of the *sinc*<sup>1</sup> and *sinc*<sup>2</sup> filters (listed in Appendix B, Table II). Here we focus on analyzing its performance when applied to the popular second-order IDC with a pure differential noise transfer function [11], as shown in Fig. 10.



Fig. 9. Frequency response of  $sinc^{1,2,3}$  and the L<sub>2</sub>min<sup>2s</sup> filter with a 25-point length (M = 13). The filter input data rate is  $f_s$ .

Following a similar analysis presented in Section III-B, the second-order IDC output satisfies

$$d_2(z) = z^{-2}v_{\rm in} + (1 - z^{-1})^2 \varepsilon(z)$$
(24)

Assuming a constant  $v_{in}$ , the time-domain form of (24) is

$$d_2[n] = v_{\rm in} + \left(\varepsilon \left[n\right] - 2\varepsilon \left[n - 1\right] + \varepsilon \left[n - 2\right]\right)$$
(25)

By applying the  $L_2 min^{2s}$  filter weights, the reconstructed digital output is

$$D_{o2} = \frac{1}{\sum_{n=1}^{2M-1} w_n} \sum_{n=1}^{2M-1} (w_n \cdot d_2[n])$$
(26)

$$= v_{\rm in} + \frac{6}{M(M+1)(4M-1)} \sum_{n=1}^{2M-1} (w_n \cdot d_2[n]) \quad (27)$$

Similarly, if  $\varepsilon = \{\varepsilon[n]\}_{n=1}^{N}$  is independent, uniformly distributed, and has zero mean (the validation of this assumption will be revisited later), the standard deviation of the quantization error in  $D_{o2}$  is

$$\sigma_q = \frac{6}{M(4M-1)} \cdot \sigma_{\varepsilon} \approx \frac{3}{2M^2} \sigma_{\varepsilon}$$
(28)

For a one-bit quantizer with  $\sigma_{\varepsilon}^2 = 4/12$ , following the 3-sigma rule, (29) must hold to achieve k-bit resolution (considering only quantization noise) within the stable input range  $\pm U_{\text{max}}$ ,

$$3 \cdot \frac{3}{2M^2} \cdot \frac{2}{\sqrt{12}} = \frac{\text{LSB}}{2} = \frac{1}{2} \cdot \frac{2U_{\text{max}}}{2^k}$$
(29)

Therefore,

$$M = \sqrt{3\sqrt{3} \cdot 2^{(k-1)}/U_{\max}}$$
(30)



Fig. 10. Generic model of a second-order incremental  $\Delta\Sigma$  modulator with delaying integrators.



Fig. 11. (a) Quantization error q of a one-bit second-order modulator reconstructed by  $L_2 \min^{2s}$  at OSR = 1000. The light-color curve is at OSR = 1300 after correcting (30) using a 5-sigma rule; (b) Quantization error of a multi-bit (l = 17) second-order incremental  $\Delta\Sigma$  modulator reconstructed by  $L_2 \min^{2s}$  at OSR = 250. q is normalized to 16-bit lsb with  $U_{max} = 2/3$ .

Similarly, for modulator using an *l*-level multi-bit quantizer, we have  $\sigma_{\varepsilon}^2 = 4/[12 \cdot (l-1)^2]$ , thus

$$M = \sqrt{3\sqrt{3} \cdot 2^{(k-1)}/U_{\max}/(l-1)}$$
(31)

It is worth repeating that the total number of required conversion cycles and the filter length is (2M - 1). For example, with l = 2 and  $U_{\text{max}} = 2/3$ , it requires about 1000 cycles to achieve 16-bit resolution using  $L_2 \text{min}^{2s}$  to reconstruct the second-order IDC output.

1) Numerical Verification: To verify our analysis, an input sweep between  $\pm U_{\text{max}}$  is applied to the modulator in Fig. 10. The quantization errors after being filtered by  $L_2 \text{min}^{2s}$  are shown in Fig. 11. With a one-bit quantizer, the quantization error is greater than the allowed 0.5 LSB when the inputs are close to  $\pm U_{\text{max}}$ . It means the required conversion cycle is underestimated by (30). The main reason is that  $\varepsilon$  becomes highly correlated at larger  $v_{\text{in}}$ . By applying a 5-sigma rule, (30) can be corrected to match with the simulation results (i.e., change  $3\sqrt{3}$ in (30) to  $5\sqrt{3}$ ). With a multi-bit quantizer, the assumptions about  $\varepsilon$  hold and the numerical results agree well with the estimation by (31) (slightly conservative), and the worst-case errors are below 0.5 LSB. The quantization error peaks shown in the plots will disappear in actual implementations, with the circuit noise performing as an effective dithering signal.



Fig. 12. Considering only quantization noise: peak-to-peak resolution (left) and crest-factor corrected SQNR (right) of the one-bit second-order IDC at different OSRs.



Fig. 13. Simulated power spectral density of a  $-3.5 \,\mathrm{dBFS}$  sinusoidal input (top) and SQNR versus the sine-wave input amplitude (bottom), after reconstruction using  $L_2 \mathrm{min}^{2s}$ . Note: Second-order incremental  $\Delta\Sigma$  modulator,  $f_{\mathrm{in}} = 594.97 \,\mathrm{Hz}$ ,  $f_s = 2.048 \,\mathrm{MHz}$ , M = 512, Nyquist rate  $f_{\mathrm{nyq}} = f_s/2/(2M-1) = 2 \,\mathrm{kHz}$ .

Using a one-bit second-order IDC as an example, the achievable k and crest-factor corrected SQNR using  $L_2 min^{2s}$  is shown in Fig. 12, together with that of  $sinc^2$  and  $sinc^3$  for comparison<sup>4</sup>. Although the quantization noise suppression capability of  $sinc^3$ is slightly better than that of  $L_2 min^{2s}$ , its high  $\beta_t$  of 1.67 is a significant drawback. Practically, various techniques can be used together with the filter to suppress quantization noise. Thus, most high-resolution IDCs are designed to be thermalnoise-limited [1]. Therefore, owing to its good quantization noise suppression and low  $\beta_t$ ,  $L_2 min^{2s}$  is an excellent option for second-order IDC output reconstruction when periodic noise suppression is mandatory, where  $sinc^2$  and  $sinc^3$  filters are usually employed. This is the third advantage of  $L_2 min^{2s}$ .

Without loss of generality, Fig. 13 presents the simulation results using  $L_2 min^{2s}$  for varying inputs with an OSR of 1024



Fig. 14. Measured second-order IDC output error reconstructed by different linear filters; (a) at a low OSR when quantization noise dominates; and (b) at a high OSR when thermal noise dominates.

as an example. It shows the output power spectral density of a  $-3.5 \,\mathrm{dBFS}$  sinusoidal input and the SQNR as a function of the sine-wave amplitude after reconstruction by  $\mathrm{L_2min^{2s}}$  for a generic second-order incremental  $\Delta\Sigma$  modulator. The achieved  $\sim 100 \,\mathrm{dB}$  peak SQNR also agrees with our analytical estimation of  $20 \cdot \log_{10} \left( v_{\mathrm{in}} / \sqrt{2} / \sigma_q \right)$ , with  $\sigma_q$  defined in (28).

2) Experimental Verification: We verified the performance of  $L_2 min^{2s}$  by using it to reconstruct the output of a secondorder IDC chip prototype designed in [29]. As shown in Fig. 14,  $L_2 min^{2s}$  outperforms  $sinc^2$  at a low OSR when quantization noise dominates, and it outperforms both  $sinc^2$  and  $sinc^3$  at a high OSR when thermal noise dominates, which agrees with the analysis above. Specifically, to achieve the same output thermal noise level, the IDC can save approximately 28% of energy when using  $L_2 min^{2s}$  instead of  $sinc^3$  for output reconstruction.

To summarize, when periodic noise suppression is necessary, owing to the low thermal noise penalty, more frequency notches, and strong quantization noise suppression capability, the symmetric  $L_2 min^{2s}$  filter excels for both first-order and second-order IDC output reconstruction, especially for highresolution thermal-noise-limited ones.

#### V. DESIGN EXAMPLE USING THE PROPOSED FILTERS

As analyzed above, using different filters for IDC output reconstruction can significantly affect its performance. The proposed  $L_2 min^2$  filter and its symmetric version  $L_2 min^{2s}$  exhibit both good thermal noise and quantization suppression properties and are excellent candidates for first-order and second-order IDC output reconstruction. The flow of designing an IDC using the proposed filters is straightforward. For example, to achieve 17-bit peak-to-peak thermal-noise-limited resolution for an input range of  $\pm 0.6$  V with a 1.2 V reference voltage, a sampling

<sup>&</sup>lt;sup>4</sup>consider *sinc* filter with the same and higher-by-one order of the modulator.

clock frequency  $f_s$  of 40 kHz, and a periodic frequency noise at 50 Hz (i.e.,  $1/800 \cdot f_s$ ), the design proceeds as follows.

- Noise distribution: achieving 17-bit within ±0.6 V means one LSB is 2 · 0.6/2<sup>17</sup> = 9.2 μV. For peak-to-peak resolution, by applying a 3-sigma rule, the total allowable noise standard deviation is 9.2 μV/2/3 = 1.6 μV. Thus, the total noise power in the reconstructed output is σ<sub>o</sub><sup>2</sup> = 2.56 pV<sup>2</sup>. If quantization noise contributes 20% of the total noise with 80% being thermal noise, the allowed quantization noise power is σ<sub>q</sub><sup>2</sup> = 0.5 pV<sup>2</sup>. This is equivalent to achieving a 18.1-bit quantization-noise-only resolution within ±0.6 V (the normalized U<sub>max</sub> is 0.6 V/ 1.2 V = 0.5).
- Number of conversion cycles: a multi-bit second-order modulator is used for such a high-resolution IDC. Considering the requirement of periodic noise suppression, we will use L<sub>2</sub>min<sup>2s</sup>. In this example, we choose l = 9 considering the DAC implementation and matching complexity. From Table II in Appendix B, the required number of conversion cycles is 3.2 · (2<sup>18.1</sup>/0.5/8)<sup>1/2</sup> = 848.
- 3) Periodic noise suppression: we place the first notch  $3/(4M) \cdot f_s$  of L<sub>2</sub>min<sup>2s</sup> at 50 Hz, thus M should be 600. The total number of conversion cycles is 1200, which is enough for quantization noise suppression as calculated above. Next, we can verify the exact zero locations using Matlab (see Appendix A) and fine-tune the conversion cycles. From the numerical verification, an OSR of 1145 can best suppress the line noise.
- 4) Thermal noise design: after knowing the thermal noise budget (= 0.8 · 2.56 pV<sup>2</sup>), the total conversion cycles, and considering the filter's thermal noise penalty (i.e., 1.2), the IDC's input-referred thermal noise budget is σ<sup>2</sup><sub>IRN</sub> = 2.06 pV<sup>2</sup> · 1145/1.2 ≈ 2 nV<sup>2</sup>. The modulator can then be designed after a system-level verification, e.g., using our open-source modulator simulation script.

## VI. DIGITAL IMPLEMENTATION

The proposed linear filters are hardware-friendly to be implemented on-chip. In this section, we present two examples to design the  $L_2 min^2$  and  $L_2 min^{2s}$  filter for one-bit input. FPGA and ASIC implementation results will also be discussed. Other implementations will also work if the filter kernel function (9) or (21) is satisfied.

## A. Implementation of $L_2 min^2$

An example realization of the N-point filter weighting function (9) for  $L_2 min^2$  with one-bit input is shown in Fig. 15. It requires a ripple counter, a subtractor, an adder, and an ANDgate. Initially, the ripple counter is reset to 0, while the subtractor is reset to  $w_N = N(N+1)/2$ . The weight generator updates its output  $w_n$  at  $f_s$  (the input data rate). The adder is gated by d[n] and is updated only when the input bit is "1". Notice that the adder operates at the falling edge of  $f_s$  thus preparing the correct weight  $w_n$ .



Fig. 15. Example implementation of the  $L_2 min^2$  filter with one-bit input.



Fig. 16. Achieved first-order IDC resolution after subtractor (and adder) bitwidth truncation, with the same simulation setup as in Fig. 5.

Similar to Hogenauer [20], we use the worst-case register growth to calculate the bitwidth requirement of each building block, which is  $\lceil log_2(N+1) \rceil$  for the ripple counter,  $\lceil log_2(N^2+N) - 1 \rceil$  for the subtractor, and  $(3\lceil log_2N \rceil - 1)$ for the adder. Practically, truncation can be applied to the subtractor and adder to reduce the number of registers (i.e., truncating  $w_n$ ). For example, refer to (17), a resolution of 12.6bit can be achieved with an N of 1024 using L<sub>2</sub>min<sup>2</sup> for output reconstruction. Ideally, the ripple counter, subtractor, and adder bitwidths are 11, 20, and 29, respectively. As shown in Fig. 16, the resolution loss is only 0.06-bit after truncating the subtractor and adder by 4 bit (i.e., from 20 to 16 bit). Based on the numerical simulation results, truncating the subtractor bitwidth by 20% of its theoretical value has negligible influences on the IDC performance.

## B. Implementation of $L_2 min^{2s}$

The (2M - 1)-point filter kernel of (21) for  $L_2 min^{2s}$  with one-bit input can be implemented by re-using the architecture of Fig. 15, with the modified design shown in Fig. 17. Initially, the ripple counter output is reset (via  $rst_c$ ) to Mand configured as a down counter. The S/A block performs as an adder with its initial output reset to 0. After operating for M clock cycles, the counter output will be 0. Its output is then reset to 1 and configured as an up-counter. The S/A is reconfigured as a subtractor. The filter then operates for another Weight Generator

 $\frac{f_s/M}{f_s}$ 

Ripple

counter

down/up

(1-bit)  $D_o$ 

d[n]

Fig. 17. Example implementation of the  $L_2 min^{2s}$  filter with one-bit input.

Subtractor/Adder

S/A

add/sub

rst

reg

 $w_n$ 

+

rst

Adder

reg

M clock cycle (the last weight  $w_{2M} = 0$ ) to finish one IDC sample reconstruction. Finally, the filter is reset for the next conversion. The required bitwidths for the counter, S/A block, and the adder are  $\lceil log_2(M+1) \rceil$ ,  $\lceil log_2(M^2+M) - 1 \rceil$ , and  $3 \lceil log_2M \rceil$ , respectively. Similarly, bit truncation of the S/A and adder block can be applied. The conclusion drawn above still holds that truncating the S/A bitwidth (and thus the adder) by 20% of its theoretical value does not affect the IDC performance.

The above design examples are for one-bit input, for multi-bit d[n] (e.g., *B*-bit), a  $B \times \lceil log_2(M^2 + M) - 1 \rceil$  bit multiplier can be used to compute  $d[n] \cdot w_n$ , whose hardware overhead becomes slightly higher. Efficient implementation of (9) and (21) for multi-bit input deserves further investigation.

## C. Synthesis Results

Apart from the fully customized digital design, the proposed linear filters can also be handily synthesized for FPGA and ASIC targets. For instance, the  $L_2 min^2$  and  $L_2 min^{2s}$  filters without register bitwidth truncation are synthesized herein for one-bit input and operate for 1024 cycles. FPGA synthesis was performed using Vivado for an Artix-7 device, xc7a12tcpg238-3. ASIC synthesis was performed using Synopsys design compiler targeting a commercial standard cell library in 180 nm CMOS technology with a 1.8V supply. Running at an example 1 MHz input data rate, the worst-case power dissipation is simulated using the cadence Spectre platform with  $d[n] \equiv 1$  (i.e., all bits are one to keep the filter busy, which will not occur in actual conversion unless the modulator and, thus, the quantizer is overloaded; the purpose here is to estimate the upper limit of the filter's power consumption). For performance benchmarks, the synthesis results of L<sub>2</sub>min<sup>2</sup> and  $L_2 min^{2s}$  are shown in Fig. 18, together with the popular highorder CoI and sinc filters (using CIC architecture working in one-shot mode, and with a differential delay of one in the comb stage [20]). As expected,  $CoI^2$  occupies a smaller area and consumes less power due to its simple topology. However, it is less used due to its thermal noise penalty and lack of frequency notches. The proposed filters show high area efficiency with comparable power consumption but excel for their low



Fig. 18. Hardware complexity of  $L_2 min^2$  and  $L_2 min^{2s}$  implemented in (a) an Artix-7 FPGA and (b) a 180 nm process ASIC target (FPGA power consumption is not shown as the estimation is not accurate for small digital designs. #LUTs: number of the look-up tables, #FF: number of flip-flops).

 $\beta_t$ . In IDC designs, the power and area of the digital filter are often negligible compared to that consumed by the analog integrators.

## VII. SUMMARY AND DISCUSSION

To summarize, two linear reconstruction filters for IDC are proposed, with analytical, numerical, and experimental results presented to demonstrate their overall superior performance for first-order and second-order incremental  $\Delta\Sigma$  modulators in terms of quantization noise suppression, thermal noise suppression, and hardware complexity. Table I also compares other key metrics of the proposed L<sub>2</sub>min<sup>2s</sup> filter, such as the frequency notch, stop-band roll-off, etc., with the popular linear filters. Specifically, the advantages of employing the proposed reconstruction filters include the following. (1) It has a low thermal noise penalty of 1.2, the smallest among the existing high-order linear filters. To achieve the same output thermal noise level after reconstruction, using  $L_2 min^{2/2s}$  can reduce the IDC energy consumption by 11%, 28%, and 33% compared to that of using a  $CoI^2/sinc^2$ ,  $sinc^3$ , and  $CoI^3$  filter, respectively. (2) In addition, when periodic noise suppression is needed, the  $L_2 min^{2s}$  filter can provide more frequency notches than other high-order sinc filters, thus suppressing periodic noise (e.g., designing the first notch of the filter to be the same as the periodic noise frequency) without greatly sacrificing the IDC's sampling rate. For example, at an OSR of 512, compared to the Steensgaard's approach [22], the  $L_2 min^{2s}$ filter can achieve about 40 dB higher SNR when applied to a generic second-order modulator. In this paper, for conciseness, only the generic modulator topologies are analyzed in detail, but the proposed filters are applicable to other modulator topologies/variants as indicated in Appendix B, Table II, and

 TABLE I

 PERFORMANCE SUMMARY OF DIFFERENT LINEAR RECONSTRUCTION FILTERS FOR IDCS

| Filter with $(2M-1)^{\flat}$ points | $\mathbf{CoI}^2$ | CoI <sup>3</sup> | $L_2 min^2$ | sinc <sup>1</sup> | sinc <sup>2</sup> | sinc <sup>3</sup> | $L_2 min^{2s}$   |
|-------------------------------------|------------------|------------------|-------------|-------------------|-------------------|-------------------|------------------|
| Noise penalty $\beta_t$             | 1.33             | 1.8              | 1.2         | 1                 | 1.33              | 1.67              | 1.2              |
| With frequency notches              | No               | No               | No          | Yes               | Yes               | Yes               | Yes              |
| Number of notches <sup>♯</sup>      | 0                | 0                | 0           | 2M - 2            | (2M-2)/2          | (2M-2)/3          | 2M - 2           |
| First notch frequency               | n/a              | n/a              | n/a         | $f_s/(2M-1)$      | $f_s/M$           | $3f_s/(2M+1)$     | $\sim 3f_s/(4M)$ |
| Roll-off (dB/decade)                | 20               | 20               | 20          | 20                | 40                | 60                | 40               |

<sup>b</sup>An odd number and with (2M-2) divisible by 3. <sup>#</sup>Between 0 and the input data rate  $f_s$ .

can be verified using our open-source numerical simulation Multiplying both sides by  $z^{-1}$  yields scripts.

## VIII. CONCLUSION

Two efficient linear reconstruction filters,  $L_2 min^2$  and  $L_2 min^{2s}$ , are presented in this article. The filter kernel is derived based on the  $L_2$ -norm to achieve a globally minimized IDC output reconstruction error. It exhibits the lowest thermal noise penalty compared with the classical high-order linear filters while providing a strong quantization noise suppression capability. Implementation of the filters is hardware friendly. Overall,  $L_2 min^2$  and  $L_2 min^{2s}$  are excellent candidates for first-and second-order modulator output reconstruction, especially for thermal-noise-limited ones. Methodologies presented in this paper can also be used to derive filters for higher-order IDCs. Some efforts are still required to extend our method, including implementing the proposed linear filters for multi-bit inputs with minimal hardware resources and extending the filter implementation for free-running  $\Delta\Sigma$  ADCs.

## APPENDIX A

This appendix provides the derivation of the number and location of the zeros in the transfer function of the proposed  $L_2 \min^{2s}$  filter. For a (2M - 1)-point symmetric filter described by (21), its z-domain transfer function is (without including the filter normalization term  $1/\sum_{n=1}^{2M-1} w_n$ )

$$H(z) = \sum_{i=1}^{2M-1} w_i z^{i-(2M-1)}$$
(a1)

Therefore,

$$z^{-1}H(z) = \sum_{i=1}^{2M-1} w_i z^{i-2M}$$
(a2)

and

$$H(z) - z^{-1}H(z) = \sum_{i=1}^{2M-1} w_i z^{i-(2M-1)} - \sum_{i=1}^{2M-1} w_i z^{i-2M}$$
$$= \sum_{i=0}^{2M-1} (w_i - w_{i+1}) z^{i-(2M-1)}$$
$$= \sum_{i=1}^{M} (M+1-i) z^{1-i} - \sum_{i=1}^{M} i z^{1-i-M}$$
(a3)

$$z^{-1} \left[ H(z) - z^{-1} H(z) \right] = \sum_{i=1}^{M} (M+1-i) z^{-i}$$
$$- \sum_{i=1}^{M} i z^{-i-M}$$
(a4)

By subtracting (a4) from (a3), we obtain

$$(1 - z^{-1})^{2} H(z) = M - \sum_{i=1}^{M} z^{-i} + M z^{-2M} - \sum_{i=1}^{M} z^{-i-M+1}$$
$$= M - \frac{z^{-1} (1 - z^{-M})}{1 - z^{-1}}$$
$$+ M z^{-2M} - \frac{z^{-M} (1 - z^{-M})}{1 - z^{-1}}$$
(a5)

Finally,

$$H(z) = \frac{1}{(1-z^{-1})^3} \left[ M - (M+1) z^{-1} - z^{-M} + z^{-(M+1)} + (M+1)z^{-2M} - Mz^{-(2M+1)} \right]$$
(a6)

From (a6), H(z) has three poles at z = 1 (i.e., f = 0) of the z-plane. Its zeros are the roots of H(z) = 0, with

$$Mz^{(2M+1)} - (M+1)z^{2M} - z^{M+1} + z^M + (M+1)z - M = 0$$
 (a7)

According to the fundamental theorem of algebra, (a7) has (2M + 1) roots, meaning (a6) provides (2M + 1) zeros in the frequency domain. Assuming M is large and  $M + 1 \approx M$  holds, (a7) is modified to

$$Mz^{(2M+1)} - Mz^{2M} - z^{M+1} + z^M + Mz - M$$
  
=  $M(z-1)(z^{2M} - 1/M \cdot z^M + 1) = 0$  (a8)

The first root of (a8) is

$$z = 1 \tag{a9}$$

and the rest 2M roots are

$$z = \left(\frac{1}{2M} \pm j\sqrt{1 - \frac{1}{4M^2}}\right)^{1/M}$$
 (a10)

TABLE II NUMBER OF CYCLES (OSR) TO ACHIEVE k-BIT PEAK-TO-PEAK RESOLUTION WITHIN  $U^*_{max}$  for Different MODULATOR TOPOLOGY AND RECONSTRUCTION FILTER COMBINATIONS

|                                    |                   | One-bit $mod1^{\dagger}$                      | One-bit mod2 <sup>♯</sup>                           | Multi-bit mod2 <sup>b</sup>                                   |  |
|------------------------------------|-------------------|-----------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------|--|
| Without periodic noise suppression | CoI <sup>2</sup>  | $2.4 \cdot \left(2^k / U_{\max}\right)^{2/3}$ | $2.5 \cdot \left(2^k / U_{\max}\right)^{1/2}$       | $1.9 \cdot \left[ 2^k / U_{\max} / (l-1) \right]^{1/2}$       |  |
|                                    | CoI <sup>3</sup>  | not preferred                                 | $2.5 \cdot \left(2^k / U_{\max}\right)^{1/2} \star$ | $2.6 \cdot \left[ \frac{2^k}{U_{\max}} / (l-1) \right]^{2/5}$ |  |
|                                    | $L_2 min^2$       | $2.2 \cdot \left(2^k / U_{\max}\right)^{2/3}$ | $3.0 \cdot \left(2^k / U_{\max}\right)^{1/2}$       | $2.3 \cdot \left[ 2^k / U_{\max} / (l-1) \right]^{1/2}$       |  |
|                                    | $sinc^1$          | $2^k/U_{\rm max}$                             | not preferred                                       | not preferred                                                 |  |
| With periodic                      | $sinc^2$          | $3.8 \cdot \left(2^k / U_{\max}\right)^{2/3}$ | $5.0 \cdot \left(2^k / U_{\max}\right)^{1/2}$       | $3.9 \cdot \left[ 2^k / U_{\max} / (l-1) \right]^{1/2}$       |  |
| noise suppression                  | sinc <sup>3</sup> | not preferred                                 | $8.2 \cdot \left(2^k / U_{\max}\right)^{2/5}$       | $6.7 \cdot \left[2^k / U_{\max} / (l-1)\right]^{2/5}$         |  |
|                                    | $L_2 min^{2s}$    | $3.5 \cdot \left(2^k / U_{\max}\right)^{2/3}$ | $4.1 \cdot \left(2^k / U_{\max}\right)^{1/2}$       | $3.2 \cdot \left[ \frac{2^k}{U_{\max}} / (l-1) \right]^{1/2}$ |  |

 $U_{max}$  is the normalized input range w.r.t. its reference and is a dimensionless number.

<sup>†</sup>Except for sinc<sup>1</sup>, the rest are derived under a uniform dithering of  $U\{-1/3, 1/3\}$  with  $U_{\max} \leq 2/3$ .

<sup>#</sup>5-sigma rule applied as explained in Section III-C, with  $U_{\text{max}} \leq 2/3$ .

\*Fitted expression, same performance as CoI<sup>2</sup> due to the large nonlinearity after reconstruction.

<sup>b</sup>Derivations are valid for  $l \ge 9$  with  $U_{\max} \le 2/3$  (if a 2-bit quantizer with l = 5 is used,  $U_{\max} \le 1/2$ ).

which are all on the unit circle of the z-plane (i.e., |z| = 1). By applying Euler's formula to (a10), we arrive at

$$z = exp\left[\pm j\left(\arccos\frac{1}{2M} + 2\pi k\right)\right]^{1/M}$$
$$k = 0, 1, \cdots, M - 1 \qquad (a11)$$

Therefore, besides the zero at f = 0 indicated by (a9), two more zeros at f = 0 will be produced as in (a11) (following the assumption of a large M). Therefore, the three zeros and three poles cancel and |H(1)| = 1 holds after normalization (i.e., no DC signal attenuation). The frequencies of the other (2M - 2)zeros indicated by (a11) are at

$$f = \left[\frac{\arccos\left(1/(2M)\right)}{2\pi M} + \frac{k}{M}\right] f_s \approx \left[\frac{1+4k}{4M}\right] f_s$$
$$k = 1, 2, \cdots, M-1 \qquad (a12)$$

and

$$f = \left[1 - \frac{\arccos\left(1/(2M)\right)}{2\pi M} - \frac{k}{M}\right] f_s \approx \left[1 - \frac{1+4k}{4M}\right] f_s$$
  
$$k = M - 1, \cdots, 2, 1 \quad (a13)$$

where  $f_s$  is the filter input data rate. The frequency of the first zero can be found by (a13) with k = (M - 1), which is  $3/(4M) \cdot f_s$ . Note that (a12) and (a13) are close estimations of the zero locations. After deriving the weighting function  $w_n$  as described in Section IV-A, the provided Matlab script<sup>5</sup> can be utilized to produce the pole-zero plots and frequency response during design, thus finding the exact zero frequencies of the filter.

## APPENDIX B

For clarity, analysis of the  $L_2 min^2$  filter applied to a secondorder modulator and the  $L_2 min^{2s}$  filter applied to a first-order modulator is not included in the body of the paper, which can be derived following the same procedures presented in Sections III-B and IV-C, respectively. In this appendix, we derive and

<sup>5</sup>download from github.com/bowanghbku/L2min2-Filter/

tabulate the number of clock cycles (i.e., OSR) required to achieve k-bit peak-to-peak resolution within  $U_{\rm max}$  (considering only quantization noise) for the popular one-bit first-order, one-bit second-order, and multi-bit second-order incremental  $\Delta\Sigma$  modulators reconstructed by different linear filters. The analytical expressions in Table II agree well with the numerical simulations and can be utilized for theoretical calculation during design. The analytical expressions hold for both constant and varying input signals. Practically, changes in modulator parameters can cause a difference. System-level simulations or experimental measurements should be used to verify the calculated OSR during design.

## ACKNOWLEDGMENT

This article has supplementary downloadable material available at github.com/bowanghbku/L2min2-Filter, provided by the author. The material includes the Matlab simulation and Verilog implementation code.

#### REFERENCES

- S. Pavan, R. Schreier, and G. C. Temes, Understanding Delta–Sigma Data Converters, 2nd ed. Piscataway, NJ, USA: Wiley-IEEE Press, 2017.
- [2] A. Bhandari, F. Krahmer, and R. Raskar, "On unlimited sampling and reconstruction," *IEEE Trans. Signal Process.*, vol. 69, no. 21, pp. 3827– 3839, Dec. 2020.
- [3] A. Eamaz, K. V. Mishra, F. Yeganegi, and M. Soltanalian, "UNO: Unlimited sampling meets one-bit quantization," Dec. 2022, arXiv:2301.10155v1.
- [4] L. Jacques, J. N. Laska, P. T. Boufounos, and R. G. Baraniuk, "Robust 1bit compressive sensing via binary stable embeddings of sparse vectors," *IEEE Trans. Inf. Theory*, vol. 59, no. 4, pp. 2082–2102, Jan. 2013.
- [5] A. Eamaz, F. Yeganegi, and M. Soltanalian, "One-bit phase retrieval: More samples means less complexity?" *IEEE Trans. Signal Process.*, vol. 70, pp. 4618–4632, 2022.
- [6] A. Eamaz, F. Yeganegi, and M. Soltanalian, "Covariance recovery for one-bit sampled non-stationary signals with time-varying sampling thresholds," *IEEE Trans. Signal Process.*, vol. 70, pp. 5222–5236, 2022.
- [7] A. Eamaz, F. Yeganegi, and M. Soltanalian, "Covariance recovery for one-bit sampled stationary signals with time-varying sampling thresholds," *Signal Process.*, vol. 206, 2023, Art. no. 108899.
- [8] A. Eamaz, F. Yeganegi, and M. Soltanalian, "Modified arcsine law for one-bit sampled stationary signals with time-varying thresholds," in *Proc. IEEE Int. Conf. Acoust. Speech Signal Process. (ICASSP)*, pp. 5459–5463, 2021.

3241

- [9] A. Eamaz, F. Yeganegi, D. Needell, and M. Soltanalian, "ORKA: Accelerated Kaczmarz algorithms for signal recovery from one-bit samples," Dec. 2022, arXiv:2301.03467v1.
- [10] O. Ordentlich and U. Erez, "Performance analysis and optimal filter design for sigma–delta modulation via duality with DPCM," *IEEE Trans. Inf. Theory*, vol. 65, no. 2, pp. 1153–1164, Feb. 2019.
- [11] J. Markus, "Higher-order incremental delta-sigma analog-to-digital converters," Ph.D. dissertation, Dept. Meas. Inf. Syst., Budapest Univ. Technol. Econ., Budapest, Hungary, 2005.
- [12] B. Wang, M. K. Law, S. B. Belhaouari, and A. Bermak, "Near-optimal decoding of incremental delta–sigma ADC output," *IEEE Trans. Circuits Syst. 1*, vol. 67, no. 11, pp. 3670–3680, Nov. 2020.
- [13] J. Wagner, P. Vogelmann, and M. Ortmanns, "On the signal filtering property of CT incremental sigma–delta ADCs," *IEEE Trans. Circuits Syst. II*, vol. 66, no. 11, pp. 1780–1784, Nov. 2019.
- [14] M. Zhao et al., "A 4μW bandwidth/power scalable delta-sigma modulator based on swing-enhanced floating inverter amplifiers," *IEEE J. Solid-State Circuits*, vol. 57, no. 3, pp. 709–718, Mar. 2022.
- [15] Y. Zhang, C.-H. Chen, T. He, and G. C. Temes, "A 16 b multi-step incremental analog-to-digital converter with single-opamp multi-slope extended counting," *IEEE J. Solid-State Circuits*, vol. 52, no. 4, pp. 1066–1076, Apr. 2017.
- [16] B. Gönen, S. Karmakar, R. van Veldhoven, and K. A. A. Makinwa, "A continuous-time zoom ADC for low-power audio applications," *IEEE J. Solid-State Circuits*, vol. 55, no. 4, pp. 1023–1031, Apr. 2020.
- [17] L. Jie, M. Zhan, X. Tang, and N. Sun, "A 0.014mm<sup>2</sup> 10kHz-BW zoomincremental-counting ADC achieving 103dB SNDR and 100dB fullscale CMRR," in *Proc. IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2022.
- [18] J. Huang and P. P. Mercier, "A 178.9-dB FoM 128-dB SFDR VCObased AFE for ExG readouts with a calibration-free differential pulse code modulation technique," *IEEE J. Solid-State Circuits*, vol. 56, no. 11, pp. 3236–3246, Nov. 2021.
- [19] S. Kavusi, H. Kakavand, and A. E. Gamal, "On incremental sigma-delta modulation with optimal filtering," *IEEE Trans. Circuits Syst. 1*, vol. 53, no. 5, pp. 1004–1015, May 2006.
- [20] E. Hogenauer, "An economical class of digital filters for decimation and interpolation," *IEEE Trans. Acoust., Speech, Signal Process.*, vol. 29, no. 2, pp. 155–162, Apr. 1981.
- [21] J. Wagner, P. Vogelmann, and M. Ortmanns, "Performance evaluation of incremental sigma-delta ADCs based on their NTF," *IEEE Trans. Circuits Syst. II*, vol. 67, no. 12, pp. 2813–2817, Dec. 2020.
- [22] J. Steensgaard et al., "Noise-power optimization of incremental data converters," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 55, no. 5, pp. 1289–1296, Jun. 2008.
- [23] M. Marijan and Z. Ignjatovic, "Non-linear reconstruction of deltasigma modulated signals: Randomized surrogate constraint decoding algorithm," *IEEE Trans. Signal Process.*, vol. 61, no. 21, pp. 5361–5373, Nov. 2013.
- [24] M. A. Miled, M. Sawan, and E. Ghafar-Zadeh, "A dynamic decoder for first-order ΣΔ modulators dedicated to lab-on-chip applications," *IEEE Trans. Signal Process.*, vol. 57, no. 10, pp. 4076–4084, Oct. 2009.
- [25] I. Wiemer and W. Schwarz, "Direct projection decoding algorithm for sigma-delta modulated signals," *IEEE Trans. Signal Process.*, vol. 53, no. 5, pp. 1807–1814, May 2005.
- [26] L. G. McIIrath, "A robust O(N log N) algorithm for optimal decoding of first-order Σ-Δ sequences," *IEEE Trans. Signal Process.*, vol. 50, no. 8, pp. 1942–1950, Aug. 2002.
- [27] S. Hein, "A fast block-based nonlinear decoding algorithm for ΣΔ modulators," *IEEE Trans. Signal Process.*, vol. 43, no. 6, pp. 1360– 1367, Jun. 1995.
- [28] Texas Instruments. "Datasheet of AD126x, Rev. C." 2006. Accessed: Jun. 2023. [Online]. Available: https://www.analog.com/media/ en/technical-documentation/data-sheets/AD7760.pdf
- [29] B. Wang and M.-K. Law, "Subranging BJT-based CMOS temperature sensor with a ±0.45 °C inaccuracy (3σ) from -50 °C to 180 °C and a resolution-FoM of 7.2 pJ·K<sup>2</sup> at 150 °C," *IEEE J. Solid-State Circuits*, vol. 57, no. 12, pp. 3693–3703, Dec. 2022.
- [30] B. Wang, M.-K. Law, and A. Bermak, "On fully differential incremental ΔΣ ADC with initial feedback zeroing and 1.5-bit feedback," in *Proc. IEEE Int. Symp. Circuits Syst.*, pp. 1–5, Oct. 2020.
- [31] J. Robert and P. Deval, "A second-order high-resolution incremental A/D converter with offset and charge injection compensation," *IEEE J. Solid-State Circuits*, vol. 23, pp. 736–741, Jun. 1988.

- [32] W. Chou and R. M. Gray, "Dithering and its effects on sigma-delta and multistage sigma-delta modulation," *IEEE Trans. Inf. Theory*, vol. 37, no. 3, pp. 500–513, May 1991.
- [33] R. Lyons, Understanding Digital Signal Processing, 2nd ed. Upper Saddle River, NJ, USA: Prentice Hall, 2004.
- [34] J. Markus, J. Silva, and G. C. Temes, "Theory and applications of incremental ΔΣ converters," *IEEE Trans. Circuits Syst. I*, vol. 51, no. 4, pp. 678–690, Apr. 2004.



**Bo Wang** (Senior Member, IEEE) received the B.Eng. degree (Hons.) in electrical engineering from Zhejiang University, Hangzhou, China, in 2010, and the M.Phil. and Ph.D. degrees in electronic and computer engineering from The Hong Kong University of Science and Technology (HKUST), Hong Kong, in 2012 and 2015, respectively. In 2015, he joined HKUST as a Postdoctoral Researcher and led the HKUST-MIT Consortium project on wireless sensing node design for smart green building applications. In 2016, he was with the Massachusetts

Institute of Technology, Cambridge, MA, USA, as a Visiting Scientist. In 2017, he joined Hamad Bin Khalifa University, Al-Rayyan, Qatar, as a Founding Faculty and as an Assistant Professor, where he is currently an Associate Professor with the Division of Information and Computing Technology, College of Science and Engineering. His research interests include energy-efficient analog mixed-signal circuits, sensor and sensor interfaces, and heterogeneous integrated systems for *in vitrolvivo* health monitoring. He was a recipient of the IEEE ASP-DAC Best Design Award in 2016. He serves as a Technical Committee Member of the IEEE CAS Committee on sensory systems and is an Associate Editor of the IEEE SENSORS JOURNAL.



Man-Kay Law (Senior Member, IEEE) received the B.Sc. degree in computer engineering and the Ph.D. degree in electronic and computer engineering from The Hong Kong University of Science and Technology (HKUST), Hong Kong, in 2006 and 2011, respectively. In 2011, he joined HKUST as a Visiting Assistant Professor. He is currently a Full Professor with the State Key Laboratory of Analog and Mixed-Signal VLSI, Institute of Microelectronics, University of Macau, Macau, China. He has authored and co-authored more than 150 technical

publications, and holds eight U.S./Chinese patents. His research interests are in the development of ultra-low-power CMOS sensing/readout circuits and energy harvesting techniques for wireless and biomedical applications. He was a co-recipient of the ASQED Best Paper Award in 2013, the A-SSCC Distinguished Design Award in 2015, and the ASPDAC Best Design Award in 2016. He also received the Macao Science and Technology Invention Award by Macau Government-FDCT in 2022 (Third Class), 2020 (First Class), and 2014 and 2018 (Second Class). He serves as a Technical Committee Member in IEEE CAS Committee on Sensory Systems as well as Biomedical and Life Science Circuits and Systems. He was a Distinguished Lecturer for both IEEE CASS and IEEE SSCS. He is a TPC Member of IEEE ISSCC, and also serves as the ISSCC Far-East Chair in 2023.



Jens Schneider (Member, IEEE) received the Diploma (M.S. equiv.) in computer science from RWTH Aachen, Germany, in 2004, and the Ph.D. degree in computer science from Technical University, Germany, in 2009. He was with King Abdullah University of Science and Technology (KAUST), in 2009, first as a Postdoctoral fellow, and then as a Research Scientist. In December 2018, he joined Hamad Bin Khalifa University (HBKU), Doha, Qatar, as an Assistant Professor with the Division of Information and Computing Technology, the and

at the College of Science and Engineering, where he is now working as an Associate Professor. His research interests include Computer Graphics, Visualization, hierarchical and level of detail algorithms, parallel computing, and algorithmics, as well as data science at large. He has over two decades of experience in visual computing. Teams led by him have won the IEEE Visualization Contest in two consecutive years, 2005 and 2006. He also has served as the Paper Chair for the IEEE VIS conference (published in IEEE TRANSACTIONS ON VISUALIZATION AND COMPUTER GRAPHICS) for three consecutive years and has published numerous peer-reviewed papers, and he is a coinventor of four U.S. patents.